## feATURES

- 1.5Msps/Ch Throughput Rate
- Eight Simultaneously Sampling Channels
- Guaranteed 12-Bit, No Missing Codes
- 8VP-p Differential Inputs with Wide Input Common Mode Range
- 77dB SNR (Typ) at $\mathrm{f}_{\mathrm{IN}}=500 \mathrm{kHz}$
- -90dB THD (Typ) at $\mathrm{f}_{\mathrm{N}}=500 \mathrm{kHz}$
- Guaranteed Operation to $125^{\circ} \mathrm{C}$
- Single 3.3V or 5V Supply
- Low Drift (20ppm/ ${ }^{\circ} \mathrm{C}$ Max) 2.048 V or 4.096 V

Internal Reference

- 1.8 V to 2.5 V I/0 Voltages
- CMOS or LVDS SPI-Compatible Serial I/O
- Power Dissipation $20 \mathrm{~mW} / \mathrm{Ch}$ (Typ)
- Small 52-Lead ( $7 \mathrm{~mm} \times 8 \mathrm{~mm}$ ) QFN Package


## APPLICATIONS

- High Speed Data Acquisition Systems
- Communications
- Remote Data Acquisition
- Imaging
- Optical Networking
- Automotive
- Multiphase Motor Control


## DESCRIPTIOn

The LTC ${ }^{\circledR 2} 2320-12$ is a low noise, high speed octal 12-bit + sign successive approximation register (SAR) ADC with differential inputs and wide input common mode range. Operating from a single 3.3V or 5V supply, the LTC2320-12 has an $8 V_{\text {p-p }}$ differential input range, making it ideal for applications which require a wide dynamic range with high common mode rejection. The LTC2320-12 achieves $\pm 0.25 \mathrm{LSB}$ INL typical, no missing codes at 12 bits and 77dB SNR.

The LTC2320-12 has an onboard low drift ( $20 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ max) 2.048V or 4.096V temperature-compensated reference. The LTC2320-12 also has a high speed SPI-compatible serial interface that supports CMOS or LVDS. The fast 1.5Msps per channel throughput with no latency makes the LTC2320-12 ideally suited for a wide variety of high speed applications. The LTC2320-12 dissipates only 20 mW per channel and offers nap and sleep modes to reduce the power consumption to $26 \mu \mathrm{~W}$ for further power savings during inactive periods.

TYPICAL APPLICATION


32 k Point FFT $\mathrm{f}_{\text {SMPL }}=1.5 \mathrm{Msps}$, $\mathrm{f}_{\mathrm{IN}}=500 \mathrm{kHz}$


## ABSOLUTG MAXIMUM RATINGS

## pIn COnfiGURATIOn

(Notes 1, 2)
Supply Voltage (VDD) .................................................6V
Supply Voltage ( $0 V_{\text {DD }}$ ) ............................................... 3 V
Analog Input Voltage
$\mathrm{A}_{\text {IN }}{ }^{+}, \mathrm{A}_{\text {IN }}{ }^{-}$(Note 3) ................... -0.3 V to ( $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ )
REFOUT1,2,3,4........................ -0.3 V to ( $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ )
CNV
...................................... -0.3 V to ( $0 \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ )

Digital Input Voltage
(Note 3)
$(G N D-0.3 V)$ to $\left(0 V_{D D}+0.3 V\right)$
Digital Output Voltage
(Note 3)
$(G N D-0.3 V)$ to $\left(0 V_{D D}+0.3 V\right)$
Operating Temperature Range
LTC2320C $\qquad$ $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ LTC2320I ............................................ $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ LTC2320H ......................................... $40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Storage Temperature Range .................. $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$


ORDER InFORMATIOी http://www.linear.com/product/LTC2320-12\#orderinfo

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- | :--- |
| LTC2320CUKG-12\#PBF | LTC2320CUKG-12\#TRPBF | LTC2320UKG-12 | $52-$ Lead $(7 \mathrm{~mm} \times 8 \mathrm{~mm})$ Plastic QFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2320IUKG-12\#PBF | LTC2320IUKG-12\#TRPBF | LTC2320UKG-12 | $52-$ Lead $(7 \mathrm{~mm} \times 8 \mathrm{~mm})$ Plastic QFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2320HUKG-12\#PBF | LTC2320HUKG-12\#TRPBF | LTC2320UKG-12 | $52-$ Lead $(7 \mathrm{~mm} \times 8 \mathrm{~mm})$ Plastic QFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |

Consult ADI Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/. Some packages are available in 500 unit reels through designated sales channels with \#TRMPBF suffix.

ELECTRICAL CHARACTERISTICS The e denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 4).

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1 N^{+}}$ | Absolute Input Range ( $\mathrm{AlNa}^{+}$to $\mathrm{AlNa}^{-}$) | (Note 5) | $\bullet$ | 0 |  | $V_{\text {D }}$ | V |
| $\mathrm{V}_{1 N^{-}}$ | Absolute Input Range ( $\mathrm{AlN}^{+}$to $\mathrm{AlN}^{\text {N }}$ ) | (Note 5) | $\bullet$ | 0 |  | $V_{D D}$ | V |
| $V_{1 N^{+}}+V_{1 N^{-}}$ | Input Differential Voltage Range | $\mathrm{V}_{1 N}=\mathrm{V}_{1 \mathrm{IN}^{+}}-\mathrm{V}_{\text {IN }}{ }^{-}$ | $\bullet$ | -REFOUT1,2,2,4 |  | REFOUT1,2,3,4 | V |
| $\mathrm{V}_{\mathrm{CM}}$ | Common Mode Input Range | $V_{C M}=\left(V_{1 N^{+}}{ }^{-} \mathrm{V}_{\text {IN }}\right)^{-} / 2$ | $\bullet$ | 0 |  | $\mathrm{V}_{\mathrm{DD}}$ | V |
| IN | Analog Input DC Leakage Current |  | $\bullet$ | -1 |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Analog Input Capacitance |  |  |  | 10 |  | pF |
| CMRR | Input Common Mode Rejection Ratio | $\mathrm{f}_{\mathrm{IN}}=500 \mathrm{kHz}$ |  |  | 102 |  | dB |
| $\mathrm{V}_{\text {IHCNV }}$ | $\overline{\text { CNV High Level Input Voltage }}$ |  | $\bullet$ | 1.5 |  |  | V |
| VILCNV | CNV Low Level Input Voltage |  | $\bullet$ |  |  | 0.5 | V |
| Incinv | $\overline{\text { CNV }}$ Input Current |  | $\bullet$ | -10 |  | 10 | $\mu \mathrm{A}$ |

COnVERTER CHARACTERISTICS The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ (Note 4).

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Resolution |  | $\bullet$ | 12 |  |  | Bits |
|  | No Missing Codes |  | $\bullet$ | 12 |  |  | Bits |
|  | Transition Noise |  |  |  | 0.2 |  | LSBrMS |
| INL | Integral Linearity Error | (Note 6) | $\bullet$ | -1 | $\pm 0.25$ | 1 | LSB |
| DNL | Differential Linearity Error |  | $\bullet$ | -0.99 | $\pm 0.4$ | 0.99 | LSB |
| BZE | Bipolar Zero-Scale Error | (Note 7) | $\bullet$ | -1.5 | 0 | 1.5 | LSB |
|  | Bipolar Zero-Scale Error Dritt |  |  |  | 0.005 |  | LSB/ ${ }^{\circ} \mathrm{C}$ |
| FSE | Bipolar Full-Scale Error | $\mathrm{V}_{\text {REFOUT } 1,2,3,4}=4.096 \mathrm{~V}$ (REFBUFEN Grounded) ( Note 7) | $\bullet$ | -3 | 0 | 3 | LSB |
|  | Bipolar Full-Scale Error Drift | $\mathrm{V}_{\text {REFOUT1 } 12,3,4}=4.096 \mathrm{~V}$ (REFBUFEN Grounded) |  |  | 15 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |

## DYПAMIC ACCURACY The o denotes the specifications which apply over the full operating temperature range,

 otherwise specifications are at $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{A}_{I N}=-1 \mathrm{dBFS}$ (Notes 4,8 ).| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SINAD | Signal-to-(Noise + Distortion) Ratio | $\mathrm{f}_{\text {IN }}=500 \mathrm{kHz}, \mathrm{V}_{\text {REFOUT1,2,2,4 }}=4.096 \mathrm{~V}$, Internal Reference | $\bullet$ | 74 | 77 |  | dB |
|  |  | $\mathrm{f}_{\mathrm{IN}}=500 \mathrm{kHz}, \mathrm{V}_{\text {REFOUT1, } 2,3,4}=5 \mathrm{~V}$, External Reference |  |  | 77 |  | dB |
| SNR | Signal-to-Noise Ratio | $\mathrm{f}_{\text {IN }}=500 \mathrm{kHz}$, $\mathrm{V}_{\text {REFOUT1,2,2,4 }}=4.096 \mathrm{~V}$, Internal Reference | $\bullet$ | 75 | 77 |  | dB |
|  |  | $\mathrm{f}_{\mathrm{IN}}=500 \mathrm{kHz}$, V $\mathrm{V}_{\text {REFOUT } 1,2,3,4}=5 \mathrm{~V}$, External Reference |  |  | 77.5 |  | dB |
| THD | Total Harmonic Distortion | $\mathrm{f}_{\text {IN }}=500 \mathrm{kHz}$, $\mathrm{V}_{\text {REFOUT1,2,2,4 }}=4.096 \mathrm{~V}$, Internal Reference | $\bullet$ |  | -90 | -76 | dB |
|  |  | $\mathrm{f}_{\mathrm{IN}}=500 \mathrm{kHz}, \mathrm{V}_{\text {REFOUT }}, 2,3,4=5 \mathrm{~V}$, External Reference |  |  | -91 |  | dB |
| $\overline{\text { SFDR }}$ | Spurious Free Dynamic Range | $\mathrm{f}_{\text {IN }}=500 \mathrm{kHz}$, $\mathrm{V}_{\text {REFOUT1,2,2,4 }}=4.096 \mathrm{~V}$, Internal Reference | $\bullet$ | 76 | 93 |  | dB |
|  |  | $\mathrm{f}_{\mathrm{IN}}=500 \mathrm{kHz}, \mathrm{V}_{\text {REFOUT1, } 2,3,4}=5 \mathrm{~V}$, External Reference |  |  | 93 |  | dB |
|  | -3dB Input Bandwidth |  |  |  | 55 |  | MHz |
|  | Aperture Delay |  |  |  | 500 |  | ps |
|  | Aperture Delay Matching |  |  |  | 500 |  | ps |
|  | Aperture Jitter |  |  |  | 1 |  | pSRMS |
|  | Transient Response | Full-Scale Step |  |  | 30 |  | ns |
| $\longrightarrow$ |  |  |  |  |  |  | Rev B |

InTERחAL REFEREOCE CHARACTERISTICS The a denotes the specifications which apply ver the full operating temperature range, otherwise specifications are at $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ (Note 4).

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {REFOUT1,2,3,4 }}$ | Internal Reference Output Voltage | $\begin{aligned} & 4.75 \mathrm{~V}<V_{D D}<5.25 \mathrm{~V} \\ & 3.13 \mathrm{~V}<V_{D D}<3.47 \mathrm{~V} \\ & \hline \end{aligned}$ | $\bullet$ | $\begin{aligned} & 4.078 \\ & 2.034 \end{aligned}$ | $\begin{aligned} & 4.096 \\ & 2.048 \end{aligned}$ | $\begin{aligned} & \hline 4.115 \\ & 2.064 \end{aligned}$ | V |
|  | $V_{\text {REF }}$ Temperature Coefficient | (Note 14) | $\bullet$ |  | 3 | 20 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  | REFOUT1,2,3,4 Output Impedance |  |  |  | 0.25 |  | $\Omega$ |
|  | $\mathrm{V}_{\text {REFOUT } 1,2,3,4}$ Line Regulation | $4.75 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<5.25 \mathrm{~V}$ |  |  | 0.3 |  | $\mathrm{mV} / \mathrm{N}$ |
| $I_{\text {REFOUT1,2,3,4 }}$ | External Reference Current | REFBUFEN = OV <br> REFOUT1,2,3,4 $=4.096 \mathrm{~V}$ <br> REFOUT1,2,3,4 $=2.048 \mathrm{~V}$ <br> (Notes 9, 10) |  |  | $\begin{aligned} & 385 \\ & 204 \end{aligned}$ |  | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |

## PIGITALIMPUTS APD PIGITALOUTPUTS The o denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 4).



POUER RESUIREMSMTS The o denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 4).

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{D D}$ | Supply Voltage | 5V Operation 3.3V Operation | $\bullet$ | $\begin{aligned} & \hline 4.75 \\ & 3.13 \end{aligned}$ |  | $\begin{aligned} & \hline 5.25 \\ & 3.47 \end{aligned}$ | V |
| $\underline{\mathrm{IV}} \mathrm{V}^{\text {d }}$ | Supply Current | 1.5Msps Sample Rate ( $1 \mathrm{~N}^{+}=1 \mathrm{~N}^{-}=0 \mathrm{~V}$ ) | $\bullet$ |  | 31 | 38 | mA |
| CMOS I/O Mode $\quad \overline{\text { CMOS } / L V D S ~=~ G N D ~}$ | $\overline{\text { CMOS/LVDS }=\text { GND }}$ |  |  |  |  |  |  |
| OV $\mathrm{V}_{\text {d }}$ | Supply Voltage |  | $\bullet$ | 1.71 |  | 2.63 | V |
| $\underline{\text { IOVD }}$ | Supply Current | 1.5Msps Sample Rate ( $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ ) | $\bullet$ |  | 4.4 | 7 | mA |
| $\mathrm{I}_{\text {NAP }}$ | Nap Mode Current | Conversion Done (lvDD) | $\bullet$ |  | 5.3 | 6.2 | mA |
| ISLEEP | Sleep Mode Current | Sleep Mode (lvDD + Iovdd) | $\bullet$ |  | 20 | 110 | $\mu \mathrm{A}$ |
| P ${ }_{\text {D_3.3V }}$ | Power Dissipation | $V_{D D}=3.3 \mathrm{~V}, 1.5 \mathrm{Msps}$ Sample Rate Nap Mode Sleep Mode | $\bullet$ |  | $\begin{aligned} & 102 \\ & 18 \\ & 20 \end{aligned}$ | $\begin{gathered} 130 \\ 26.6 \\ 355 \end{gathered}$ | $\begin{aligned} & \mathrm{mW} \\ & \mathrm{~mW} \\ & \mu \mathrm{~W} \end{aligned}$ |
| $\overline{P_{\text {D_5 }}}$ | Power Dissipation | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, 1.5 \mathrm{Msps}$ Sample Rate Nap Mode Sleep Mode | $\bullet$ |  | $\begin{aligned} & \hline 162 \\ & 27 \\ & 30 \end{aligned}$ | $\begin{aligned} & \hline 208 \\ & 31.2 \\ & 525 \end{aligned}$ | $\begin{gathered} \mathrm{mW} \\ \mathrm{~mW} \\ \mu W \end{gathered}$ |
| LVDS I/O Mode $\quad \overline{C M O S} / L V D S=0 V_{D D}, 0 V_{D D}=2.5 \mathrm{~V}$ |  |  |  |  |  |  |  |
| OV $\mathrm{V}_{\text {D }}$ | Supply Voltage |  | $\bullet$ | 2.37 |  | 2.63 | V |
| $\underline{\text { IOVDD }}$ | Supply Current | 1.5Msps Sample Rate ( $C_{L}=5 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=100 \Omega$ ) | $\bullet$ |  | 26 | 34 | mA |
| $\mathrm{I}_{\text {NAP }}$ | Nap Mode Current | Conversion Done (lvdD) | $\bullet$ |  | 5.3 | 6.2 | mA |
| ISLEEP | Sleep Mode Current | Sleep Mode (lvDD + IOVDD) | $\bullet$ |  | 20 | 110 | $\mu \mathrm{A}$ |
| PD_3.3V | Power Dissipation | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, 1.5 \mathrm{Msps}$ Sample Rate Nap Mode Sleep Mode | $\stackrel{\bullet}{\bullet}$ |  | $\begin{aligned} & 151 \\ & 52 \\ & 80 \\ & \hline \end{aligned}$ | $\begin{gathered} 196 \\ 60 \\ 355 \end{gathered}$ | $\begin{aligned} & \mathrm{mW} \\ & \mathrm{~mW} \\ & \mu \mathrm{~W} \end{aligned}$ |
| $\overline{P_{\text {D_5 }}}$ | Power Dissipation | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, 1.5Msps Sample Rate Nap Mode <br> Sleep Mode | $\stackrel{\bullet}{\bullet}$ |  | 214 51 30 | $\begin{aligned} & \hline 275 \\ & 68.5 \\ & 525 \end{aligned}$ | $\begin{aligned} & \mathrm{mW} \\ & \mathrm{~mW} \\ & \mu \mathrm{~W} \end{aligned}$ |

## ADC TMIAC CHARFCTERISTIS The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 4).

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {SMPL }}$ | Maximum Sampling Frequency |  | $\bullet$ |  |  | 1.5 | Msps |
| $\mathrm{t}_{\text {cYC }}$ | Time Between Conversions | $\left(\right.$ Note 11) $\mathrm{t}_{\text {CYC }}=\mathrm{t}_{\text {CNVH }}+\mathrm{t}_{\text {CONV }}+\mathrm{t}_{\text {READOUT }}$ | $\bullet$ | 0.667 |  | 1000 | $\mu \mathrm{S}$ |
| tCONV | Conversion Time |  | $\bullet$ |  |  | 450 | ns |
| $\mathrm{t}_{\text {CNVH }}$ | $\overline{\text { CNV High Time }}$ |  | $\bullet$ | 30 |  |  | ns |
| tacQuisition | Sampling Aperture | (Note 11) $\mathrm{t}_{\text {ACQUISITION }}=\mathrm{t}_{\text {CYC }}-\mathrm{t}_{\text {CONV }}$ |  |  | 215 |  | ns |
| twake | REFOUT1,2,3,4 Wake-Up Time | $C_{\text {REFOUT } 1,2,3,4}=10 \mu \mathrm{~F}$ |  |  | 50 |  | ms |
| CMOS I/O Mode, SDR |  | $\overline{\mathrm{CMOS}} / \mathrm{LVDS}=\mathrm{GND}, \overline{\mathrm{SDR}} / \mathrm{DDR}=$ GND |  |  |  |  |  |
| tsck | SCK Period | (Note 13) | $\bullet$ | 9.1 |  |  | ns |
| $\mathrm{t}_{\text {SCKH }}$ | SCK High Time |  | $\bullet$ | 4.1 |  |  | ns |
| ${ }_{\text {t }}^{\text {SCKL }}$ | SCK Low Time |  | $\bullet$ | 4.1 |  |  | ns |
| thSDO_SDR | SDO Data Remains Valid Delay from CLKOUT $\downarrow$ | $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ (Note 12) | $\bullet$ | 0 |  | 1.5 | ns |
| $t_{\text {DSCKCLKout }}$ | SCK to CLKOUT Delay | (Note 12) | $\bullet$ | 2 |  | 4.5 | ns |

ADC TIMIIG CHARACTERISTICS The © denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 4).

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tocnvsdoz | Bus Relinquish Time After $\overline{\mathrm{CNV}} \uparrow$ | (Note 11) | $\bullet$ |  | 3 | ns |
| tocnvsdov | SDO Valid Delay from $\overline{\text { CNV }} \downarrow$ | (Note 11) | $\bullet$ |  | 3 | ns |
| t ${ }_{\text {DSCKHCNVH }}$ | SCK Delay Time to $\overline{\mathrm{CNV}} \uparrow$ | (Note 11) | $\bullet$ | 0 |  | ns |
| CMOS I/O Mode, DDR |  | $\overline{\mathrm{CMOS}} / \mathrm{LVDS}=\mathrm{GND}, \overline{\mathrm{SDR}} / \mathrm{DDR}=0 \mathrm{~V}_{\mathrm{DD}}$ |  |  |  |  |
| tsck | SCK Period |  | $\bullet$ | 18.2 |  | ns |
| $\mathrm{t}_{\text {SCKH }}$ | SCK High Time |  | $\bullet$ | 8.2 |  | ns |
| $\mathrm{t}_{\text {SCKL }}$ | SCK Low Time |  | $\bullet$ | 8.2 |  | ns |
| thSDO_DDR | SDO Data Remains Valid Delay from CLKOUT $\downarrow$ | $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ (Note 12) | $\bullet$ | 0 | 1.5 | ns |
| tDSCKCLKOUT | SCK to CLKOUT Delay | (Note 12) | $\bullet$ | 2 | 4.5 | ns |
| tocnvsdoz | Bus Relinquish Time After $\overline{\mathrm{CNV}} \uparrow$ | (Note 11) | $\bullet$ |  | 3 | ns |
| tocnvsdov | SDO Valid Delay from $\overline{\text { CNV }} \downarrow$ | (Note 11) | $\bullet$ |  | 3 | ns |
| t ${ }_{\text {DSCKHCNVH }}$ | SCK Delay Time to $\overline{\mathrm{CNV}} \uparrow$ | (Note 11) | $\bullet$ | 0 |  | ns |
| LVDS I/O Mode, SDR |  | $\overline{\mathrm{CMOS}} / \mathrm{LVDS}=0 \mathrm{~V}_{\mathrm{DD}}, \overline{\mathrm{SDR}} / \mathrm{DDR}=\mathrm{GND}$ |  |  |  |  |
| $\mathrm{t}_{\text {SCK }}$ | SCK Period |  | $\bullet$ | 3.3 |  | ns |
| ${ }_{\text {t SCKH }}$ | SCK High Time |  | $\bullet$ | 1.5 |  | ns |
| tSCKL | SCK Low Time |  | $\bullet$ | 1.5 |  | ns |
| thSDO_SDR | SDO Data Remains Valid Delay from CLKOUT $\downarrow$ | $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} 0 \mathrm{~V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ | $\bullet$ | 0 | 1.5 | ns |
| tosckCLKOUT | SCK to CLKOUT Delay | $\mathrm{OV}_{\mathrm{DD}}=2.5 \mathrm{~V}$ | $\bullet$ | 2 | 4 | ns |
| tosckhCNVH | SCK Delay Time to $\overline{\mathrm{CNV}} \uparrow$ | (Note 11) | $\bullet$ | 0 |  | ns |
| LVDS I/O Mode, DDR |  | $\overline{\mathrm{CMOS} / L V D S ~}=0 \mathrm{~V}_{\mathrm{DD}}, \overline{\mathrm{SDR}} / \mathrm{DDR}=0 \mathrm{~V}_{\mathrm{DD}}$ |  |  |  |  |
| $\mathrm{t}_{\text {SCK }}$ | SCK Period |  | $\bullet$ | 6.6 |  | ns |
| $\underline{\text { tsCKH }}$ | SCK High Time |  | $\bullet$ | 3 |  | ns |
| $\mathrm{t}_{\text {SCKL }}$ | SCK Low Time |  | $\bullet$ | 3 |  | ns |
| thSDO_DDR | SDO Data Remains Valid Delay from CLKOUT $\downarrow$ | $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} 0 \mathrm{~V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ | $\bullet$ | 0 | 1.5 | ns |
| t DSCKCLKOUT | SCK to CLKOUT Delay | $0 \mathrm{~V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ | $\bullet$ | 2 | 4 | ns |
| t ${ }_{\text {dSCKHCNVH }}$ | SCK Delay Time to $\overline{\mathrm{CNV}} \uparrow$ | (Note 11) | $\bullet$ | 0 |  | ns |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: All voltage values are with respect to ground.
Note 3: When these pin voltages are taken below ground, or above $V_{D D}$ or $\mathrm{O} \mathrm{V}_{\mathrm{DD}}$, they will be clamped by internal diodes. This product can handle input currents up to 100 mA below ground, or above $\mathrm{V}_{D D}$ or $O V_{D D}$, without latch-up.
Note 4: $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, 0 \mathrm{~V}_{\mathrm{DD}}=2.5 \mathrm{~V}$, REFOUT1,2,3,4 $=4.096 \mathrm{~V}, \mathrm{f}_{\mathrm{SMPL}}=1.5 \mathrm{MHz}$.
Note 5: Recommended operating conditions.
Note 6: Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band.
Note 7: Bipolar zero error is the offset voltage measured from -0.5 LSB when the output code flickers between 0000000000000 and 11111111 1111 1. Full-scale bipolar error is the worst-case of -FS or +FS untrimmed
deviation from ideal first and last code transitions and includes the effect of offset error.
Note 8: All specifications in dB are referred to a full-scale $\pm 4.096 \mathrm{~V}$ input with $\mathrm{REF}=4.096 \mathrm{~V}$.
Note 9: When REFOUT1,2,3,4 is overdriven, the internal reference buffer must be turned off by setting REFBUFEN $=0 \mathrm{~V}$.
Note 10: $\mathrm{f}_{\text {SMPL }}=1.5 \mathrm{MHz}, \mathrm{I}_{\mathrm{REFOUT} 1,2,3,4}$ varies proportionally with sample rate.
Note 11: Guaranteed by design, not subject to test.
Note 12: Parameter tested and guaranteed at $\mathrm{OV}_{D D}=1.71 \mathrm{~V}$ and $\mathrm{OV}_{\mathrm{DD}}=2.5 \mathrm{~V}$.
Note 13: tsck of 9.1 ns allows a shift clock frequency up to 105 MHz for rising edge capture.
Note 14: Temperature coefficient is calculated by dividing the maximum change in output voltage by the specified temperature range.
Note 15: $\overline{\mathrm{CNV}}$ is driven from a low jitter digital source, typically at $\mathrm{OV}_{\mathrm{DD}}$ logic levels.

## ADC TIming Characteristics



Figure 1. Voltage Levels for Timing Specifications

TYPICAL PERFORMAOCE CHARACTERISTICS $T_{A}=25^{\circ} \mathrm{C}, \mathrm{v}_{D D}=5 \mathrm{~V}, 0 \mathrm{~V}_{D D}=2.5 \mathrm{~V}$, REFOUT1,2,3,4
$=4.096 \mathrm{~V}, \mathrm{f}_{\text {SMPL }}=1.5 \mathrm{Msps}$, unless otherwise noted.


32k Point FFT, $\mathrm{f}_{\text {SMPL }}=1.5 \mathrm{Msps}$,
$\mathrm{f}_{\mathrm{IN}}=500 \mathrm{kHz}$


THD, Harmonics vs Input Common Mode


Differential Nonlinearity vs Output Code


SNR, SINAD vs Input Frequency ( 1 kHz to 750 kHz )


SNR, SINAD vs Reference Voltage, $\mathrm{f}_{\mathrm{IN}}=500 \mathrm{kHz}$


DC Histogram


THD, Harmonics vs Input Frequency ( $\mathbf{1 k H z}$ to 750 kHz )


32k Point FFT, IMD, fisMPL $=1.5 \mathrm{Msps}$,
$\mathrm{A}_{\text {IN }}{ }^{+}=490 \mathrm{kHz}, \mathrm{A}_{\text {IN }^{-}}=510 \mathrm{kHz}$


$=4.096 \mathrm{~V}, \mathrm{f}_{\text {SMPL }}=1.5 \mathrm{Msps}$, unless otherwise noted.


## PIn functions

Pins that are the same for all digital I/O modes.
$\mathrm{A}_{\mathrm{IN6} 6}{ }^{+}, \mathrm{A}_{\mathrm{IN6} 6}{ }^{-}$(Pins 2, 1): Analog Differential Input Pins. Full-scale range ( $\mathrm{A}_{\mathrm{IN} 6^{+}}-\mathrm{A}_{\mathrm{IN6}}{ }^{-}$) is $\pm$REFOUT3 voltage. These pins can be driven from $V_{D D}$ to GND.

GND (Pins 3, 7, 12, 18, 26, 32, 38, 46, 49): Ground. These pins and exposed pad (Pin 53) must be tied directly to a solid ground plane.
$A_{\text {IN5 }}{ }^{+}, A_{\text {IN5 }}{ }^{-}$(Pins 5, 4): Analog Differential Input Pins. Full-scale range ( $\mathrm{A}_{\mathrm{IN5}}{ }^{+}-\mathrm{A}_{\mathrm{IN5}}{ }^{-}$) is $\pm$REFOUT3 voltage. These pins can be driven from $V_{D D}$ to GND.
REFOUT3 (Pin 6): Reference Buffer 3 Output. An onboard buffer nominally outputs 4.096 V to this pin. This pin is referred to GND and should be decoupled closely to the pin with a $10 \mu \mathrm{~F}$ (X5R, 0805 size) ceramic capacitor. The internal buffer driving this pin may be disabled by grounding the REFBUFEN pin. If the buffer is disabled, an external reference may drive this pin in the range of 1.25 V to 5 V .

REF (Pin 8): Common 4.096V reference output. Decouple to GND with a $1 \mu \mathrm{~F}$ low ESR ceramic capacitor. May be overdriven with a single external reference to establish a common reference for ADC cores 1 through 4.

REFOUT2 (Pin 9): Reference Buffer 2 Output. An onboard buffer nominally outputs 4.096 V to this pin. This pin is referred to GND and should be decoupled closely to the pin with a $10 \mu \mathrm{~F}$ (X5R, 0805 size) ceramic capacitor. The internal buffer driving this pin may be disabled by grounding the REFBUFEN pin. If the buffer is disabled, an external reference may drive this pin in the range of 1.25 V to 5 V .
 Full-scale range ( $\mathrm{A}_{\mathrm{IN} 4^{+}-\mathrm{A}_{\mathrm{IN} 4^{-}} \text {) is } \pm \text { REFOUT2 voltage. }}^{\text {. }}$ These pins can be driven from $V_{D D}$ to GND.
$A_{\mathrm{IN} 3}{ }^{+}, A_{\mathrm{IN} 3}{ }^{-}$(Pins 14, 13): Analog Differential Input Pins. Full-scale range $\left(\mathrm{A}_{\mathrm{IN} 3}{ }^{+}-\mathrm{A}_{\mathrm{IN} 3}{ }^{-}\right)$is $\pm$REFOUT2 voltage. These pins can be driven from $V_{D D}$ to GND.
$V_{D D}$ (Pins 15, 21, 44, 52): Power Supply. Bypass $V_{D D}$ to GND with a $10 \mu \mathrm{~F}$ ceramic capacitor and a $0.1 \mu \mathrm{~F}$ ceramic capacitor close to the part. The $V_{D D}$ pins should be shorted together and driven from the same supply.
$\mathrm{A}_{\mathrm{IN} 2}{ }^{+}, \mathrm{A}_{\mathrm{IN} 2}{ }^{-}$(Pins 17, 16): Analog Differential Input Pins. Full-scale range $\left(A_{I N 2}{ }^{+}-A_{I N 2}\right)$ is $\pm$ REFOUT1 voltage. These pins can be driven from $V_{D D}$ to GND.
$\mathrm{A}_{\mathrm{IN} 1^{+},} \mathrm{A}_{\mathrm{IN} 1_{1}}{ }^{-}$(Pins 20, 19): Analog Differential Input Pins. Full-scale range $\left(\mathrm{A}_{\mathrm{IN} 1}{ }^{+}-\mathrm{A}_{\mathrm{IN1} 1^{-}}\right.$) is $\pm$REFOUT1 voltage. These pins can be driven from $V_{D D}$ to GND.
REFOUT1 (Pin 22): Reference Buffer 1 Output. An onboard buffer nominally outputs 4.096 V to this pin. This pin is referred to GND and should be decoupled closely to the pin with a $10 \mu \mathrm{~F}$ (X5R, 0805 size) ceramic capacitor. The internal buffer driving this pin may be disabled by grounding the REFBUFEN pin. If the buffer is disabled, an external reference may drive this pin in the range of 1.25 V to 5 V .
$\overline{\text { SDR/DDR (Pin 23): Double Data Rate Input. Controls the }}$ frequency of SCK and CLKOUT. Tie to GND for the falling edge of SCK to shift each serial data output (Single Data Rate, SDR). Tie to OV ${ }_{D D}$ to shift serial data output on each edge of SCK (Double Data Rate, DDR). CLKOUT will be a delayed version of SCK for both pin states.
$\overline{\text { CNV }}$ (Pin 24): Convert Input. This pin, when high, defines the acquisition phase. When this pin is driven low, the conversion phase is initiated and output data is clocked out. This input must be driven at $O V_{D D}$ levels with a low jitter pulse. This pin is unaffected by the $\overline{\mathrm{CMOS}} / \mathrm{LVDS}$ pin.
$\overline{\text { CMOS/LVDS }}$ (Pin 25): I/O Mode Select. Ground this pin to enable CMOS mode, tie to OV $\mathrm{VD}_{\mathrm{DD}}$ to enable LVDS mode. Float this pin to enable low power LVDS mode.

OV ${ }_{\text {DD }}$ (Pins 31, 37): I/O Interface Digital Power. The range of $O V_{D D}$ is 1.71 V to 2.63 V . This supply is nominally set to the same supply as the host interface (CMOS: 1.8 V or $2.5 \mathrm{~V}, \mathrm{LVDS}: 2.5 \mathrm{~V}$ ). Bypass OV $\mathrm{DD}^{\text {to }}$ GND (Pins 32 and 38) with $0.1 \mu \mathrm{~F}$ capacitors.

## PIn fUnCTIOnS

REFBUFEN (Pin 43): Reference Buffer Output Enable. Tie to $V_{D D}$ when using the internal reference. Tie to ground to disable the internal REFOUT1-4 buffers for use with external voltage references. This pin has a 500k internal pull-up to $V_{D D}$.

REFOUT4 (Pin 45): Reference Buffer 4 Output. An onboard buffer nominally outputs 4.096 V to this pin. This pin is referred to GND and should be decoupled closely to the pin with a $10 \mu \mathrm{~F}$ (X5R, 0805 size) ceramic capacitor. The internal buffer driving this pin may be disabled by grounding the REFBUFEN pin. If the buffer is disabled, an external reference may drive this pin in the range of 1.25 V to 5 V .
$\mathrm{A}_{\mathrm{IN8}}{ }^{+}, \mathrm{A}_{\mathrm{INB}}{ }^{-}$(Pins 48, 47): Analog Differential Input Pins. Full-scale range ( $\mathrm{A}_{\mathrm{IN} 8^{+}}-\mathrm{A}_{\mathrm{IN} 88^{-}}$) is $\pm$REFOUT4 voltage. These pins can be driven from $V_{D D}$ to GND.
 Full-scale range $\left(\mathrm{A}_{I N 7^{+}}-\mathrm{A}_{I N 7^{-}}\right)$is $\pm$REFOUT4 voltage. These pins can be driven from $V_{D D}$ to GND.
Exposed Pad (Pin 53): Ground. Solder this pad to ground.

## CMOS DATA OUTPUT OPTION ( $\overline{\mathrm{CMOS}} / \mathrm{LVDS}=\mathrm{LOW}$ )

SD01 (Pin 27): CMOS Serial Data Output for ADC Channel 1. The conversion result is shifted MSB first on each falling edge of SCK in SDR mode and each SCK edge in DDR mode. 13 SCK edges are required for 13-bit conversion data to be read from SD01 in SDR mode, 13 SCK edges in DDR mode. Supplying more clocks will yield data from subsequent channels (CH2, CH3, CH4, CH5, CH6, CH7, CH8).
SD02 (Pin 28): CMOS Serial Data Output for ADC Channel 2. The conversion result is shifted MSB first on each falling edge of SCK in SDR mode and each SCK edge in DDR mode. 13 SCK edges are required for 13-bit conversion data to be read from SDO2 in SDR mode, 13 SCK edges in DDR mode. Supplying more clocks will yield data from subsequent channels (CH3, CH4, CH5, CH6, $\mathrm{CH} 7, \mathrm{CH} 8, \mathrm{CH} 1$ ).

SDO3 (Pin 29): CMOS Serial Data Output for ADC Channel 3. The conversion result is shifted MSB first on each falling edge of SCK in SDR mode and each SCK edge in DDR mode. 13 SCK edges are required for 13-bit conversion data to be read from SD03 in SDR mode, 13 SCK edges in DDR mode. Supplying more clocks will yield data from subsequent channels (CH4, CH5, CH6, CH7, CH8, CH1, CH2).
SD04 (Pin 30): CMOS Serial Data Output for ADC Channel 4. The conversion result is shifted MSB first on each falling edge of SCK in SDR mode and each SCK edge in DDR mode. 13 SCK edges are required for 13-bit conversion data to be read from SDO4 in SDR mode, 13 SCK edges in DDR mode. Supplying more clocks will yield data from subsequent channels (CH5, CH6, CH7, CH8, $\mathrm{CH} 1, \mathrm{CH} 2, \mathrm{CH} 3$ ).
CLKOUT (Pin 33): Serial Data Clock Output. CLKOUT provides a skew-matched clock to latch the SDO output at the receiver (FPGA). The logic level is determined by OV $\mathrm{D}_{\mathrm{DD}}$. This pin echoes the input at SCK with a small delay.

CLKOUTEN (Pin 34): CLKOUT can be disabled by tying Pin 34 to $O V_{D D}$ for a small power savings. If CLKOUT is used, ground this pin.
SDO5 (Pin 35): CMOS Serial Data Output for ADC Channel 5. The conversion result is shifted MSB first on each falling edge of SCK in SDR mode and each SCK edge in DDR mode. 13 SCK edges are required for 13-bit conversion data to be read from SD05 in SDR mode, 13 SCK edges in DDR mode. Supplying more clocks will yield data from subsequent channels (CH6, $\mathrm{CH} 7, \mathrm{CH} 8, \mathrm{CH} 1$, CH2, CH3, CH4).
SDO6 (Pin 36): CMOS Serial Data Output for ADC Channel 6 . The conversion result is shifted MSB first on each falling edge of SCK in SDR mode and each SCK edge in DDR mode. 13 SCK edges are required for 13-bit conversion data to be read from SDO6 in SDR mode, 13 SCK edges in DDR mode. Supplying more clocks will yield data from subsequent channels (CH7, CH8, CH1, CH2, $\mathrm{CH} 3, \mathrm{CH} 4, \mathrm{CH} 5)$.

## PIn functions

SD07 (Pin 39): CMOS Serial Data Output for ADC Channel 7. The conversion result is shifted MSB first on each falling edge of SCK in SDR mode and each SCK edge in DDR mode. 13 SCK edges are required for 13-bit conversion data to be read from SDO7 in SDR mode, 13 SCK edges in DDR mode. Supplying more clocks will yield data from subsequent channels (CH8, CH1, CH2, CH3, CH4, CH5, CH6).
SDO8 (Pin 40): CMOS Serial Data Output for ADC Channel 8. The conversion result is shifted MSB first on each falling edge of SCK in SDR mode and each SCK edge in DDR mode. 13 SCK edges are required for 13-bit conversion data to be read from SD08 in SDR mode, 13 SCK edges in DDR mode. Supplying more clocks will yield data from subsequent channels (CH1, CH2, CH3, CH4, CH5, CH6, CH7).
SCK (Pin 41): Serial Data Clock Input. The falling edge of this clock shifts the conversion result MSB first onto the SDO pins in SDR mode (DDR = LOW). In DDR mode ( $\overline{\text { SDR } / D D R ~}=$ HIGH) each edge of this clock shifts the conversion result MSB first onto the SDO pins. The logic level is determined by $\mathrm{OV}_{\mathrm{DD}}$.
DNC (Pin 42): In CMOS mode do not connect this pin.

## LVDS DATA OUTPUT OPTION ( $\overline{\text { CMOS }} / L V D S ~=~ H I G H ~ O R ~$ FLOAT)

SDOA ${ }^{+}$, SDOA- (Pins 27, 28): LVDS Serial Data Output for ADCChannels 1 and 2 . The conversion resultis shifted CH 1 MSB first on each falling edge of SCK in SDR mode and each SCK edge in DDR mode. 32 SCK edges are required for 13-bit conversion data to be read from $A_{\text {IN1 }}$ and $\mathrm{A}_{\text {IN2 }}$ on SDOA in SDR mode, 13 SCK edges in DDR mode. Supplying more clocks will yield data from subsequent channels (CH3, CH4, CH5, CH6, CH7, CH8).Terminate with a $100 \Omega$ resistor at the receiver (FPGA).
SDOB $^{+}$, SDOB ${ }^{-}$(Pins 29, 30): LVDS Serial Data Output for ADCChannels 3 and 4 . The conversion resultis shifted CH 3 MSB first on each falling edge of SCK in SDR mode and
each SCK edge in DDR mode. 32 SCK edges are required for 13-bit conversion data to be read from $\mathrm{A}_{\text {IN } 3}$ and $\mathrm{A}_{\text {IN4 }}$ on SDOB in SDR mode, 13 SCK edges in DDR mode. Supplying more clocks will yield data from subsequent channels (CH5, CH6, CH7, CH8, CH1, CH2).Terminate with a $100 \Omega$ resistor at the receiver (FPGA).
CLKOUT $^{+}$, CLKOUT $^{-}$(Pins 33, 34): Serial Data Clock Output. CLKOUT provides a skew-matched clock to latch the SDO output at the receiver. These pins echo the input at SCK with a small delay. These pins must be differentially terminated by an external $100 \Omega$ resistor at the receiver (FPGA).
SDOC ${ }^{+}$, SDOC-(Pins 35, 36): LVDS Serial Data Output for ADC channels 5 and 6 . The conversion resultis shifted CH 5 MSB first on each falling edge of SCK in SDR mode and each SCK edge in DDR mode. 32 SCK edges are required for 13-bit conversion data to be read from AIN5 and $A_{\text {IN6 }}$ on SDOA in SDR mode, 13 SCK edges in DDR mode. Supplying more clocks will yield data from subsequent channels (CH7, CH8, CH1, CH2, CH3, CH4).Terminate with a $100 \Omega$ resistor at the receiver (FPGA).
SDOD ${ }^{+}$SDOD ${ }^{-}$(Pins 39, 40): LVDS Serial Data Output for ADC Channels 7 and 8 . The conversion result is shifted CH7 MSB first on each falling edge of SCK in SDR mode and each SCK edge in DDR mode. 32 SCK edges are required for 13 -bit conversion data to be read from $\mathrm{A}_{\text {IN7 }}$ and A ${ }_{\text {IN8 }}$ on SDOA in SDR mode, 13 SCK edges in DDR mode. Supplying more clocks will yield data from subsequent channels ( $\mathrm{CH} 1, \mathrm{CH} 2, \mathrm{CH} 3, \mathrm{CH} 4, \mathrm{CH} 5, \mathrm{CH} 6$ ).Terminate with a $100 \Omega$ resistor at the receiver (FPGA).
SCK ${ }^{+}$, SCK ${ }^{-}$(Pins 41, 42): Serial Data Clock Input. The falling edge of this clock shifts the conversion result MSB first onto the SDO pins in SDR mode ( $\overline{\text { SDR } / D D R ~=~ L O W) . ~}$ In DDR mode ( $\overline{\mathrm{SDR}} / \mathrm{DDR}=\mathrm{HIGH}$ ) each edge of this clock shifts the conversion result MSB first onto the SDO pins. These pins must be differentially terminated by an external $100 \Omega$ resistor at the receiver (ADC).

## fUnCTIONAL BLOCK DIAGRAM

CMOS IO Mode


## fUnCTIONAL BLOCK DIAGRAM

LVDS IO Mode


## TImInG DIAGRAM

## SDR Mode, CMOS (Reading 1 Channel per SDO)



DDR Mode, CMOS (Reading 1 Channel per SDO)


## LTC2320-12

TIMInG DIAGRAM
SDR Mode, LVDS (Reading 2 Channels per SDO Pair)


DDR Mode, LVDS (Reading 2 Channels per SDO Pair)


## APPLICATIONS INFORMATION

## OVERVIEW

The LTC2320-12 is a low noise, high speed 12-bit successive approximation register (SAR) ADC with differential inputs and a wide input common mode range. Operating from a single 3.3 V or 5 V supply, the LTC2320-12 has a $4 \mathrm{~V}_{\mathrm{P}-\mathrm{p}}$ or $8 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}$ differential input range, making it ideal for applications which require a wide dynamic range. The LTC2320-12 achieves $\pm 0.25 \mathrm{LSB}$ INL typical, no missing codes at 12 bits and 77dB SNR.

The LTC2320-12 has an onboard reference buffer and low drift ( $20 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ max) 4.096 V temperature-compensated reference. The LTC2320-12 also has a high speed SPIcompatible serial interface that supports CMOS or LVDS. The fast 1.5Msps per channel throughput with no latency makes the LTC2320-12 ideally suited for a wide variety of high speed applications. The LTC2320-12 dissipates only 20 mW per channel. Nap and sleep modes are also provided to reduce the power consumption of the LTC2320-12 during inactive periods for further power savings.

## CONVERTER OPERATION

The LTC2320-12 operates in two phases. During the acquisition phase, the sample capacitor is connected to the analog input pins $\mathrm{A}_{I N}{ }^{+}$and $\mathrm{A}_{\text {IN }}{ }^{-}$to sample the differential analog inputvoltage, as shown in Figure 3. Afalling edge on the $\overline{\text { CNV }}$ pin initiates a conversion. During the conversion phase, the 12-bitCDAC is sequenced through a successive approximationalgorithm effectively comparing the sampled input with binary-weighted fractions of the reference voltage (e.g., $V_{\text {REFOUT }} / 2, V_{\text {REFOUT }} / 4 \ldots V_{\text {REFOUT }} / 32768$ ) using a differential comparator. At the end of conversion, a CDAC output approximates the sampled analog input. The ADC control logic then prepares the 12-bit digital output code for serial transfer.

## TRANSFER FUNCTION

The LTC2320-12 digitizes the full-scale voltage of $2 \cdot$ REFOUT into $2^{13}$ levels, resulting in an LSB size of 1 mV with REFBUF $=4.096 \mathrm{~V}$. The ideal transfer function is shown in Figure 2. The output data is in 2's complement format. When driven by fully differential inputs, the transfer function spans $2{ }^{13}$ codes. When driven by pseudo-differential inputs, the transfer function spans $2^{12}$ codes.


Figure 2. LTC2320-12 Transfer Function


Figure 3. The Equivalent Circuit for the Differential Analog Input of the LTC2320-12

Table 1. Code Ranges for the Analog Input Operational Modes

| MODE | SPAN $\left(V_{\text {IN }^{+}}-\mathbf{V I N}^{-}\right)$ | MIN CODE | MAX CODE |
| :---: | :---: | :---: | :---: |
| Fully Differential | - REFOUT to + REFOUT | 1000000000000 | 0111111111111 |
| Pseudo-Differential Bipolar | - -REFOUT/2 to +REFOUT/2 | 1100000000000 | 001111111111 |
| Pseudo-Differential Unipolar | 0 to REFOUT | 0000000000000 | 011111111111 |

## APPLICATIONS INFORMATION

## Analog Input

The differential inputs of the LTC2320-12 provide great flexibility to convert a wide variety of analog signals with no configuration required. The LTC2320-12 digitizes the difference voltage between the $A_{I N}{ }^{+}$and $A_{I N}{ }^{-}$pins while supporting a wide common mode input range. The analog input signals can have an arbitrary relationship to each other, provided that they remain between $V_{D D}$ and GND. The LTC2320-12 can also digitize more limited classes of analog input signals such as pseudo-differential unipolar/ bipolar and fully differential with no configuration required.

The analog inputs of the LTC2320-12 can be modeled by the equivalent circuit shown in Figure 3. The back-to-back diodes at the inputs form clamps that provide ESD protection. In the acquisition phase, 10pF ( $\mathrm{C}_{\text {IN }}$ ) from the sampling capacitor in series with approximately $15 \Omega\left(\mathrm{R}_{\mathrm{ON}}\right)$ from the on-resistance of the sampling switch is connected to the input. Any unwanted signal that is common to both inputs will be reduced by the common mode rejection of the ADC sampler. The inputs of the ADC core draw a small current spike while charging the $\mathrm{C}_{\text {IN }}$ capacitors during acquisition.

## Single-Ended Signals

Single-ended signals can be directly digitized by the LTC2320-12. These signals should be sensed pseudodifferentially for improved common mode rejection. By connecting the reference signal (e.g., ground sense) of the main analog signal to the other $A_{\text {IN }}$ pin, any noise or disturbance common to the two signals will be rejected
by the high CMRR of the ADC. The LTC2320-12 flexibility handles both pseudo-differential unipolar and bipolar signals, with no configuration required. The wide common mode input range relaxes the accuracy requirements of any signal conditioning circuits prior to the analog inputs.

## Pseudo-Differential Bipolar Input Range

The pseudo-differential bipolar configuration represents driving one of the analog inputs at a fixed voltage, typically $\mathrm{V}_{\text {REF }} / 2$, and applying a signal to the other $\mathrm{A}_{\mathrm{IN}}$ pin. In this case the analog input swings symmetrically around the fixed inputyielding bipolar two's complement output codes with an ADC span of half of full-scale. This configuration is illustrated in Figure 4, and the corresponding transfer function in Figure 5. The fixed analog input pin need not be set at $\bigvee_{R E F} / 2$, but at some point within the $V_{D D}$ rails allowing the alternate inputto swing symmetrically around this voltage. If the input signal $\left(\mathrm{A}_{I N^{+}}-\mathrm{A}_{I N}{ }^{-}\right)$swings beyond $\pm$ REFOUT1,2,3,4/2, valid codes will be generated by the ADC and must be clamped by the user, if necessary.

## Pseudo-Differential Unipolar Input Range

The pseudo-differential unipolar configuration represents driving one of the analog inputs at ground and applying a signal to the other $\mathrm{A}_{\text {IN }}$ pin. In this case, the analog input swings between ground and $\mathrm{V}_{\text {REF }}$ yielding unipolar two's complement output codes with an ADC span of half of full-scale. This configuration is illustrated in Figure 6, and the corresponding transfer function in Figure 7. If the input signal $\left(\mathrm{A}_{\mathrm{IN}}{ }^{+}-\mathrm{A}_{\mathrm{IN}}{ }^{-}\right)$swings negative, valid codes will be


ONLY CHANNEL 1 SHOWN FOR CLARITY 232012 F04
Figure 4. Pseudo-Differential Bipolar Application Circuit

## APPLICATIONS INFORMATION



Figure 5. Pseudo-Differential Bipolar Transfer Function


Figure 6. Pseudo-Differential Unipolar Application Circuit


Figure 7. Pseudo-Differential Unipolar Transfer Function

## APPLICATIONS InFORMATION

generated by the ADC and must be clamped by the user, if necessary.

## Single-Ended-to-Differential Conversion

While single-ended signals can be directly digitized as previously discussed, single-ended to differential conversion circuits may also be used when higher dynamic range is desired. By producing a differential signal at the inputs of the LTC2320-12, the signal swing presented to the ADC is maximized, thus increasing the achievable SNR.
The LT®1819 high speed dual operational amplifier is recommended for performing single-ended-to-differential conversions, as shown in Figure 8. In this case, the first amplifier is configured as a unity-gain buffer and the single-ended input signal directly drives the high impedance input of this amplifier.

## Fully-Differential Inputs

To achieve the best distortion performance of the LTC2320-12, we recommend driving a fully-differential signal through LT1819 amplifiers configured as two unity-gain buffers, as shown in Figure 9. This circuit achieves the full data sheet THD specification of -90 dB at input frequencies up to 500 kHz . A fully-differential input signal can span the maximum full-scale of the ADC, up to $\pm$ REFOUT1,2,3,4. The common mode input voltage can span the entire supply range up to $V_{D D}$, limited by the input signal swing. The fully-differential configuration is illustrated in Figure 10, with the corresponding transfer function illustrated in Figure 11.


Figure 8. Single-Ended to Differential Driver


Figure 9. LT1819 Buffering a Fully-Differential Signal Source


ONLY CHANNEL 1 SHOWN FOR CLARITY 232012 F10
Figure 10. Fully-Differential Application Circuit

## APPLICATIONS INFORMATION



Figure 11. Fully-Differential Transfer Function

## INPUT DRIVE CIRCUITS

A low impedance source can directly drive the high impedance inputs of the LTC2320-12 without gain error. A high impedance source should be buffered to minimize settling time during acquisition and to optimize the distortion performance of the ADC. Minimizing settling time is important even for DC inputs, because the ADC inputs draw a current spike when during acquisition.
For best performance, a buffer amplifier should be used to drive the analog inputs of the LTC2320-12. The amplifier provides low output impedance to minimize gain error and allows for fast settling of the analog signal during the acquisition phase. It also provides isolation between the signal source and the ADC inputs, which draw a small current spike during acquisition.

## Input Filtering

The noise and distortion of the buffer amplifier and signal source must be considered since they add to the ADC noise and distortion. Noisy input signals should be filtered prior to the buffer amplifier input with a low bandwidth filter to minimize noise. The simple 1-pole RC lowpass filter shown in Figure 12 is sufficient for many applications.
The sampling switch on-resistance ( $\mathrm{R}_{\text {on }}$ ) and the sample capacitor ( $\mathrm{C}_{\mathrm{I}}$ ) form a second lowpass filter that limits the input bandwidth to the ADC core to 110 MHz . A buffer amplifier with a low noise density must be selected to minimize the degradation of the SNR over this bandwidth.


Figure 12. Input Signal Chain
High quality capacitors and resistors should be used in the RC filters since these components can add distortion. NPO and silver mica type dielectric capacitors have excellent linearity. Carbon surface mount resistors can generate distortion from self heating and from damage that may occur during soldering. Metal film surface mountresistors are much less susceptible to both problems.

## ADC REFERENCE

## Internal Reference

The LTC2320-12 has an on-chip, low noise, low drift ( $20 \mathrm{ppm} /{ }^{\circ} \mathrm{C} \mathrm{max}$ ), temperature compensated bandgap reference. It is internally buffered and is available at REF (Pin 8). The reference buffer gains the internal reference voltage to 4.096 V for supply voltages $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and to 2.048 V for $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$. The REF pin also drives the four internal reference buffers with a current limited output $(250 \mu \mathrm{~A})$ so it may be easily overdriven with an external reference in the range of 1.25 V to 5 V . Bypass REF to GND with a $1 \mu \mathrm{~F}$ ( $\mathrm{X} 5 \mathrm{R}, 0805$ size) ceramic capacitor to compensate the reference buffer and minimize noise. The $1 \mu \mathrm{~F}$ capacitor should be as close as possible to the LTC2320-12 package to minimize wiring inductance. The voltage on the REF pin must be externally buffered if used for external circuitry.

## External Reference

The internal REFOUT1,2,3,4 buffers can also be overdriven from 1.25 V to 5 V with an external reference at REFOUT1,2,3,4 as shown in Figure 13 (c). To do so, REFBUFEN must be grounded to disable the REF buffers. A 55k internal resistance loads the REFOUT1,2,3,4 pins when the REF buffers are disabled. To maximize the input

## APPLICATIONS InFORMATION

Table 2. Table 2. Reference Configurations and Ranges

| REFERENCE CONFIGURATION | $V_{\text {DD }}$ | REFBUFEN | REF PIN | $\begin{gathered} \text { REFOUT1,2,3,4 } \\ \text { PIN } \end{gathered}$ | DIFFERENTIAL INPUT RANGE PIN |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Internal Reference with Internal Buffers | 5 V | 5 V | 4.096 V | 4.096 V | $\pm 4.096 \mathrm{~V}$ |
|  | 3.3 V | 3.3 V | 2.048 V | 2.048 V | $\pm 2.048 \mathrm{~V}$ |
| Common External Reference with Internal Buffer (REF Pin Externally Overdriven) | 5 V | 5 V | 1.25 V to 5V | 1.25 V to 3.3V | $\pm 1.25 \mathrm{~V}$ to $\pm 5 \mathrm{~V}$ |
|  | 3.3 V | 3.3 V | 1.25 V to 5V | 1.25 V to 3.3 V | $\pm 1.25 \mathrm{~V}$ to $\pm 3.3 \mathrm{~V}$ |
| External Reference with REF Buffers Disabled | 5 V | OV | 4.096 V | 1.25 V to 5 V | $\pm 1.25 \mathrm{~V}$ to $\pm 5 \mathrm{~V}$ |
|  | 3.3 V | OV | 2.048 V | 1.25 V to 3.3V | $\pm 1.25 \mathrm{~V}$ to $\pm 3.3 \mathrm{~V}$ |


(13a) LTC2320-12 Internal Reference Circuit

(13b) LTC2320-12 with a Shared External Reference Circuit


Figure 13. Reference Connections

## APPLICATIONS INFORMATION

signal swing and corresponding SNR, the LTC6655-5 is recommended when overdriving REFOUT. The LTC6655-5 offers the same small size, accuracy, drift and extended temperature range as the LTC6655-4.096. By using a 5 V reference, a higher SNR can be achieved. We recommend bypassing the LTC6655-5 with a $10 \mu \mathrm{~F}$ ceramic capacitor (X5R, 0805 size) close to each of the REFOUT1,2,3,4 pins. If the REF pin voltage is used as a REFOUT reference when REFBUFEN is connected to GND, it should be buffered externally.

## Internal Reference Buffer Transient Response

The REFOUT1,2,3,4 pins of the LTC2320-12 draw charge ( $Q_{\text {CONV }}$ ) from the external bypass capacitors during each conversion cycle. If the internal reference buffer is overdriven, the external reference must provide all of this charge with a DC current equivalent to $I_{\text {REF }}=Q_{\text {CONV }} / t_{\text {CYC }}$. Thus, the DC current draw of $I_{\text {REFOUT1,2,3,4 }}$ depends on the sampling rate and output code. In applications where a burst of samples is taken after idling for long periods, as shown in Figure 14 , I REFBUF quickly goes from approximately $\sim 75 \mu \mathrm{~A}$ to a maximum of $500 \mu \mathrm{~A}$ for REFOUT $=5 \mathrm{~V}$ at 1.5 Msps . This step in DC current draw triggers a transient response in the external reference that must be considered since any deviation in the voltage at REFOUT will affect the accuracy of the output code. If an external reference is used to overdrive REFOUT1,2,3,4, the fast settling LTC6655 reference is recommended.


Figure 14. CNV Waveform Showing Burst Sampling


Figure 15. Transient Response of the LTC2320-12

## DYNAMIC PERFORMANCE

Fast Fourier transform (FFT) techniques are used to test the ADC's frequency response, distortion and noise at the rated throughput. By applying a low distortion sine wave and analyzing the digital output using an FFT algorithm, the ADC's spectral content can be examined for frequencies outside the fundamental. The LTC2320-12 provides guaranteed tested limits for both AC distortion and noise measurements.

## Signal-to-Noise and Distortion Ratio (SINAD)

The signal-to-noise and distortion ratio (SINAD) is the ratio between the RMS amplitude of the fundamental input frequency and the RMS amplitude of all other frequency components at the A/D output. The output is bandlimited to frequencies from above DC and below half the sampling frequency. Figure 16 shows that the LTC2320-12 achieves a typical SINAD of 77 dB at a 1.5 MHz sampling rate with a 500 kHz input.

## Signal-to-Noise Ratio (SNR)

The signal-to-noise ratio (SNR) is the ratio between the RMS amplitude of the fundamental input frequency and the RMS amplitude of all other frequency components except the first five harmonics and DC. Figure 16 shows that the LTC2320-12 achieves a typical SNR of 77dB at a 1.5 MHz sampling rate with a 500 kHz input.

## APPLICATIONS INFORMATION



Figure 16. 32k Point FFT of the LTC2320-12

## Total Harmonic Distortion (THD)

Total harmonic distortion (THD) is the ratio of the RMS sum of all harmonics of the input signal to the fundamental itself. The out-of-band harmonics alias into the frequency band between DC and half the sampling frequency ( $f_{S M P L} / 2$ ). THD is expressed as:

$$
T H D=20 \log \frac{\sqrt{V 2^{2}+V 3^{2}+V 4^{2}+\ldots+V_{N}^{2}}}{V 1}
$$

where V 1 is the RMS amplitude of the fundamental frequency and V 2 through $\mathrm{V}_{\mathrm{N}}$ are the amplitudes of the second through Nth harmonics.

## POWER CONSIDERATIONS

The LTC2320-12 requires two power supplies: the 3.3 V to 5 V power supply ( $\mathrm{V}_{\mathrm{DD}}$ ), and the digital input/output interface power supply ( $0 \mathrm{~V}_{\mathrm{DD}}$ ). The flexible $\mathrm{OV}_{\mathrm{DD}}$ supply allows the LTC2320-12 to communicate with any digital logic operating between 1.8 V and 2.5 V . When using LVDS $\mathrm{I} / 0$, the $0 \mathrm{~V}_{\mathrm{DD}}$ supply must be set to 2.5 V .

## Power Supply Sequencing

The LTC2320-12 does not have any specific power supply sequencing requirements. Care should be taken to adhere to the maximum voltage relationships described in the Absolute Maximum Ratings section. The LTC2320-12 has a power-on-reset (POR) circuit that will reset the LTC2320-12 at initial power-up or whenever the power
supply voltage drops below 2 V . Once the supply voltage re-enters the nominal supply voltage range, the POR will reinitialize the ADC. No conversions should be initiated until 10ms after a POR event to ensure the reinitialization period has ended. Any conversions initiated before this time will produce invalid results.


Figure 17. Power Supply Current of the LTC2320-12 Versus Sampling Rate

## TIMING AND CONTROL

## $\overline{\text { CNV Timing }}$

The LTC2320-12 sampling and conversion is controlled by CNV. A rising edge on CNV will start sampling and the falling edge starts the conversion and readout process. The conversion process is timed by the SCK input clock. For optimum performance, $\overline{\text { CNV }}$ should be driven by a clean Iow jitter signal. The Typical Application at the back of the data sheet illustrates a recommended implementation to reduce the relatively large jitter from an FPGA CNV pulse source. Note the low jitter input clock times the falling edge of the $\overline{\text { CNV }}$ signal. The rising edge jitter of $\overline{\mathrm{CNV}}$ is much less critical to performance. The typical pulse width of the $\overline{\mathrm{CNV}}$ signal is 30 ns with $<1.5 \mathrm{~ns}$ rise and fall times at a 1.5 Msps conversion rate.

## SCK Serial Data Clock Input

In SDR mode ( $\overline{\mathrm{SDR}} / \mathrm{DDR}$ Pin 23 = GND), the falling edge of this clock shifts the conversion result MSB first onto the SDO pins. A 100MHz external clock must be applied at

## APPLICATIONS INFORMATION

the SCK pin to achieve 1.5Msps throughput using all eight SDO outputs. In DDR mode ( $\overline{\mathrm{SDR}} / \mathrm{DDR}$ Pin $23=0 \mathrm{~V}_{\mathrm{DD}}$ ), each input edge of SCK shifts the conversion result MSB first onto the SDO pins. A 50 MHz external clock must be applied at the SCK pin to achieve 1.5 Msps throughput using all eight SD01 through SD08 outputs.

## CLKOUT Serial Data Clock Output

The CLKOUT output provides a skew-matched clock to latch the SDO output at the receiver. The timing skew of the CLKOUT and SDO outputs are matched. For high throughput applications, using CLKOUT instead of SCK to capture the SDO output eases timing requirements at the receiver. For low throughput speed applications, CLKOUT can be disabled by tying Pin 34 to $\mathrm{OV}_{\mathrm{DD}}$.

## Nap/Sleep Modes

Nap mode is a method to save power without sacrificing power-up delays for subsequent conversions. Sleep mode has substantial power savings, but a power-up delay is incurred to allow the reference and power systems to become valid. To enter nap mode on the LTC2320-12, the SCK signal must be held high or low and a series of
two $\overline{\mathrm{CNV}}$ pulses must be applied. This is the case for both CMOS and LVDS modes. The second rising edge of CNV initiates the nap state. The nap state will persist until either a single rising edge of SCK is applied, or further $\overline{\mathrm{CNV}}$ pulses are applied. The SCK rising edge will put the LTC2320-12 back into the operational (full-power) state. When in nap mode, two additional pulses will put the LTC2320-12 in sleep mode. When configured for CMOS I/O operation, a single rising edge of SCK can return the LTC2320-12 into operational mode. A 10 ms delay is necessary after exiting sleep mode to allow the reference buffer to recharge the external filter capacitor. In LVDS mode, exit sleep mode by supplying a fifth $\overline{\mathrm{CNV}}$ pulse. The fifth pulse will return the LTC2320-12 to operational mode, and further SCK pulses will keep the part from re-entering nap and sleep modes. The fifth SCK pulse also works in CMOS mode as a method to exit sleep. In the absence of SCK pulses, repetitive $\overline{\mathrm{CNV}}$ pulses will cycle the LTC2320-12 between operational, nap and sleep modes indefinitely.
Refer to the timing diagrams in Figure 18, Figure 19, Figure 20 and Figure 21 for more detailed timing information about sleep and nap modes.


Figure 18. CMOS and LVDS Mode NAP and WAKE Using SCK

## LTC2320-12

## APPLICATIONS INFORMATION



Figure 19. CMOS Mode SLEEP and WAKE Using SCK


Figure 20. LVDS and CMOS Mode SLEEP and WAKE Using CNV


Figure 21. LTC2320-12 Timing Diagram

## APPLICATIONS InFORMATION

## DIGITAL INTERFACE

The LTC2320-12 features a serial digital interface that is simple and straightforward to use. The flexible $\mathrm{OV}_{\mathrm{DD}}$ supply allows the LTC2320-12 to communicate with any digital logic operating between 1.8 V and 2.5 V . In addition to a standard CMOS SPI interface, the LTC2320-12 provides an optional LVDS SPI interface to support low noise digital design. The CMOS /LVDS pin is used to select the digital interface mode. The SCK input clock shifts the conversion result MSB first on the SDO pins. CLKOUT provides a skew-matched clock to latch the SDO output at the receiver. The timing skew of the CLKOUT and SDO outputs are matched. For high throughput applications,


Figure 22. LTC2320-12 Using the LVDS Interface
using CLKOUT instead of SCK to capture the SDO output eases timing requirements at the receiver. In CMOS mode, use the SDO1 - SD08, and CLKOUT pins as outputs. Use the SCK pin as an input. In LVDS mode, use the SDOA+/ SDOA ${ }^{-}$through SDOD ${ }^{+}$SDOD ${ }^{-}$and CLKOUT ${ }^{+} /$CLKOUT $^{-}$ pins as differential outputs. Each LVDS lane yields two channels worth of data: SDOA yields CH 1 and CH 2 data, SDOB yields CH 3 and CH 4 data, SDOC yields CH 5 and CH 6 data and SDOD yields CH 7 and CH 8 data. These pins must be differentially terminated by an external $100 \Omega$ resistor at the receiver (FPGA). The SCK ${ }^{+} /$SCK $^{-}$pins are differential inputs and must be terminated differentially by an external $100 \Omega$ resistor at the receiver(ADC).


Figure 23. LTC2320-12 Using the LVDS Interface with One Lane

## APPLICATIONS INFORMATION

## SDR/DDR Modes

The LTC2320-12 has an SDR (single data rate) and DDR (double data rate) mode for reading conversion data from the SDO pins. In both modes, CLKOUT is a delayed version of SCK. In SDR mode, each negative edge of SCK shifts the conversion data out the SDO pins. In DDR mode, each edge of the SCK input shifts the conversion data out. In DDR mode, the required SCK frequency is half of what is required in SDR mode. Tie SDR/DDR to ground to configure for SDR mode and to OV DD for DDR mode. The CLKOUT signal is a delayed version of the SCK input and is phase aligned with the SDO data. In SDR mode, the SDO transitions on the falling edge of CLKOUT as illustrated in Figure 21. We recommend using the rising edge of CLKOUT to latch the SDO data into the FPGA register in SDR mode. In DDR mode, The SDO transitions on each input edge of SCK. We recommend using the CLKOUT rising and falling edges to latch the SDO data into the FPGA registers in DDR mode. Since CLKOUT and SDO data is phase aligned, the SDO signals will need to be digitally delayed in the FPGA to provide adequate setup and hold timing margins in DDR mode.

## Multiple Data Lanes

The LTC2320-12 has up to eight SDO data lanes in CMOS mode and four SDO lanes in LVDS mode. In CMOS mode, the number of possible data lanes range from eight (SD01-SD08), four (SD01, SD03, SD05 and SD07), two (SD01 and SD05) and one (SD01). Generally, the more data lanes used, the lower the required SCK frequency. When using less than eight lanes in CMOS mode, there is a limit on the maximum possible conversion frequency (see Table 3). Each SDO pin will hold the MSB of the conversion data. In DDR mode you can use a SCK frequency half the SDR mode. See Table 3 for examples of various possibilities and the resulting SCK frequency required.

## Multiple Data Lanes

The LTC2320-12 has up to eight serial data output data lanes in CMOS mode and four serial data output lane pairs in LVDS mode. The data on each lane consists of 12-bit conversion results presented MSB first.

## CMOS

In CMOS mode, the number of possible data lanes range from eight (SD01 - SD08), four (SD01, SD03, SD05 and SD07), two (SD01 and SD05) and one (SD01). As suggested in the CMOS Timing Diagrams, each SDO lane outputs the conversion results for all analog input channels in a sequential circular manner. For example, the first conversion result on SD01 corresponds to analog input channel 1 , followed by the conversion results for channels 2 through 8. The data output on SD01 then wraps back to channel 1 and this pattern repeats indefinitely. Other SDO lanes follow a similar circular pattern except the first conversion result presented on each lane corresponds to its associated analog input channel.
Applications that cannot accommodate the full eight lanes of serial data may employ fewer lanes without reconfiguring the LTC2320-12. For example, capturing the first two conversion results ( 32 SCK cycles total in SDR mode and 32 SCK edges in DDR mode) from SD01, SD03, SD05, and SD07 provides data for analog input channels 1 and 2, 3 and 4,5 and 6 , and 7 and 8, respectively, using four output lanes. Similarly, capturing the first four conversion results ( 64 SCK cycles total in SDR mode and 64 SCK edges in DDR mode) from SD01 and SD05 provides data for analog input channels 1 to 4 and 5 to 8, respectively, using two output lanes. If only one lane can be accommodated, capturing the first eight conversion results (128 SCK cycles total in SDR mode and 128 SCK edges in DDR mode) from SD01 provides data for all analog input channels. Generally, the more data lanes used, the lower the required SCK frequency. When using less than eight lanes in CMOS mode, there is a limit on the maximum possible conversion frequency. See Table 3 for examples of various possibilities and the resulting SCK frequency required.

## LVDS

In LVDS mode, the number of possible data lane pairs range from four (SDOA - SDOD), two (SDOA and SDOC) and one (SDOA). As suggested in the LVDS Timing Diagrams, each SDO lane pair outputs the conversion results for all analog input channels in a sequential circular manner.

## APPLICATIONS INFORMATION

For example, the first conversion result on SDOA corresponds to analog input channel pair 1 and 2, followed by the conversion results for channels 3 through 8 . The data output on SDOA then wraps back to channel 1 and this pattern repeats indefinitely. Other SDO lanes follow a similar circular pattern except the first conversion result presented on each lane corresponds to its associated analog input channel pairs (SDOA: analog inputs 1 and 2, SDOB: analog inputs 3 and 4, SDOC: analog inputs 5 and 6 and SDOD: analog inputs 7 and 8).
Applications that cannot accommodate the full four lanes of serial data may employ fewer lanes without reconfiguring the LTC2320-12. For example, capturing the first four conversion results ( 64 SCK cycles total in SDR mode and 64 SCK edges in DDR mode) from SDOA and SDOC provides data for analog input channels 1 through 4, and 5 through 8, respectively, using two output lanes. If only one lane can be accommodated, capturing the first eight conversion results ( 128 SCK cycles total in SDR mode and 128 SCK edges in DDR mode) from SDOA provides data for all analog input channels. Generally, the more data lanes used, the lower the required SCK frequency. When using less than four lanes in LVDS mode, there is a limit on the maximum possible conversion frequency.

See Table 3 for examples of various possibilities and the resulting SCK frequency required.

## BOARD LAYOUT

To obtain the best performance from the LTC2320-12, a printed circuit board is recommended. Layout for the printed circuit board (PCB) should ensure the digital and analog signal lines are separated as much as possible. In particular, care should be taken not to run any digital clocks or signals adjacent to analog signals or underneath the ADC.

Supply bypass capacitors should be placed as close as possible to the supply pins. Low impedance common returns for these bypass capacitors are essential to the low noise operation of the ADC. A single solid ground plane is recommended for this purpose. When possible, screen the analog input traces using ground.

## Recommended Layout

For a detailed look at the reference design for this converter, including schematics and PCB layout, please refer to DC2395A, the evaluation kit for the LTC2320-12.

Table 3. Conversion Frequency for Various I/O Modes

| I/O MODE | $\begin{gathered} \text { CMOS/ } \\ \text { LVDS PIN } \end{gathered}$ | $\begin{gathered} \overline{\text { SDR }} / \\ \text { DDR PIN } \end{gathered}$ | $\begin{gathered} \text { SDO1-8 } \\ \text { LANES } \end{gathered}$ | SDOA - D <br> LANES | SCK FREQ (MHz) | CLKOUT FREQ <br> (MHz) | $\begin{gathered} \text { SCK } \\ \text { CYCLES } \end{gathered}$ | OV ${ }_{\text {D }}$ | CONVERSION FREQUENCY (Msps/CH) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CMOS | $\begin{aligned} & \text { GND } \\ & \text { (CMOS) } \end{aligned}$ | GND (SDR) | SD01-SD08 |  | 100 | 100 | 16 | 1.8 V to 2.5 V | 1.5 |
|  |  | OV $\mathrm{DD}^{\text {( }}$ (DR) | SD01-SD08 |  | 50 | 50 | 8 |  | 1.5 |
|  |  | OV $\mathrm{V}_{\text {D }}$ (DDR) | $\begin{aligned} & \text { SD01, SDO3, } \\ & \text { SDO5 SDOT } \end{aligned}$ |  | 50 | 50 | 16 |  | 1.25 |
|  |  | GND (SDR) | SD01 |  | 100 | 100 | 128 |  | 0.5 |
| LVDS | $\begin{gathered} 0 V_{D D} \\ \text { (LVDS) } \end{gathered}$ | GND (SDR) |  | SDOA - SDOD | 200 | 200 | 32 | 2.5 V | 1.5 |
|  |  | OV $\mathrm{DD}^{\text {(DDR) }}$ |  | SDOA - SDOD | 100 | 100 | 16 |  | 1.5 |
|  |  | OV ${ }_{\text {DD }}$ (DDR) |  | SDOA, SDOC | 150 | 150 | 32 |  | 1.4 |
|  |  | GND (SDR) |  | SDOA | 300 | 300 | 128 |  | 1.0 |

[^0]
## LTC2320-12

## PACKAGE DESCRIPTION

Please refer to http://www.linear.com/product/LTC2320-12\#packaging for the most recent package drawings.


## REVISION HISTORY

| REV | DATE | DESCRIPTION | PAGE NUMBER |
| :---: | :---: | :--- | :---: |
| A | $02 / 17$ | Corrected text to specify no latency | 17 |
| B | $03 / 18$ | Corrected max specs for $\mathrm{P}_{\mathrm{D} \_3.3 \mathrm{~V}}$ and $\mathrm{P}_{\mathrm{D} \_5 \mathrm{~V}}$ in nap mode (missing decimal point) | 5 |

## TYPICAL APPLICATION

## Low Jitter Clock Timing with RF Sine Generator Using Clock Squaring/Level-Shifting Circuit and Retiming Flip-Flop



## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| ADCs |  |  |
| $\begin{aligned} & \text { LTC2310-16/LTC2310-14/ } \\ & \text { LTC2310-12 } \end{aligned}$ | 16-/14-/12-Bit Differential Input ADC with Wide Input Common Mode | 3.3V/5V Supply, Single-Channel, 35mW, 20ppm/ ${ }^{\circ} \mathrm{C}$ Max Internal Reference, Flexible Inputs, 16-Lead MSOP Package |
| $\begin{aligned} & \text { LTC2321-16/LTC2321-14/ } \\ & \text { LTC2321-12 } \end{aligned}$ | Dual 16-/14-/12-Bit, 2Msps/Ch, Simultaneous Sampling ADCs | $3.3 \mathrm{~V} / 5 \mathrm{~V}$ Supply, $33 \mathrm{~mW} / \mathrm{Ch}, 20 \mathrm{ppm}{ }^{\circ} \mathrm{C}$ Max Internal Reference, Flexible Inputs, $4 \mathrm{~mm} \times 5 \mathrm{~mm}$ QFN-28 Package |
| $\begin{aligned} & \text { LTC2324-16/LTC2324-14/ } \\ & \text { LTC2324-12 } \end{aligned}$ | Quad 16-/14-/12-Bit 2Msps/Ch Simultaneous Sampling ADCs | 3.3V/5V Supply, Single-Channel, $40 \mathrm{~mW}, 20 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ Max Internal Reference, Flexible Inputs, 52-Lead QFN Package |
| LTC2370-16/LTC2368-16/ <br> LTC2367-16/LTC2364-16 | 16-Bit, 2Msps/1Msps/500ksps/250ksps Serial, Low Power ADCs | 2.5V Supply, Pseudo-Differential Unipolar Input, 94dB SNR, 5V Input Range, DGC, Pin-Compatible Family in MSOP-16 and $4 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN-16 Packages |
| LTC2380-16/LTC2378-16/ <br> LTC2377-16/LTC2376-16 | 16-Bit, 2Msps/1Msps/500ksps/250ksps Serial, Low Power ADCs | 2.5V Supply, Differential Input, 96.2 dB SNR, $\pm 5 \mathrm{~V}$ Input Range, DGC, Pin-Compatible Family in MSOP-16 and $4 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN-16 Packages |
| DACs |  |  |
| LTC2632 | Dual 12-/10-/8-Bit, SPI V Reference | 2.7V to 5.5 V Supply Range, $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ Reference, External REF Mode, Rail-to-Rail Output, 8-Pin ThinSOTTM Package |
| LTC2602/LTC2612/ <br> LTC2622 | Dual 16-/14-/12-Bit SPI V OUT DACs with External Reference | $300 \mu \mathrm{~A}$ per DAC, 2.5 V to 5.5 V Supply Range, Rail-to-Rail Output, 8 -Lead MSOP Package |
| References |  |  |
| LTC6655 | Precision Low Drift, Low Noise Buffered Reference | $5 \mathrm{~V} / 4.096 \mathrm{~V} / 3.3 \mathrm{~V} / 3 \mathrm{~V} / 2.5 \mathrm{~V} / 2.048 \mathrm{~V} / 1.25 \mathrm{~V}, 2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}, 0.25 \mathrm{ppm}$ Peak-to-Peak Noise, MSOP-8 Package |
| LTC6652 | Precision Low Drift, Low Noise Buffered Reference | $5 \mathrm{~V} / 4.096 \mathrm{~V} / 3.3 \mathrm{~V} / 3 \mathrm{~V} / 2.5 \mathrm{~V} / 2.048 \mathrm{~V} / 1.25 \mathrm{~V}, 5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$, 2.1 ppm Peak-to-Peak Noise, MSOP-8 Package |
| Amplifiers |  |  |
| LT1818/LT1819 | $400 \mathrm{MHz}, 2500 \mathrm{~V} / \mathrm{\mu s}$, 9 mA Single/Dual Operational Amplifiers | -85 dBc Distortion at $5 \mathrm{MHz}, 6 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ Input Noise Voltage, 9 mA Supply Current, Unity-Gain Stable |
| LT1806 | 325MHz, Single, Rail-to-Rail Input and Output, Low Distortion, Low Noise Precision Op Amps | -80dBc Distortion at $5 \mathrm{MHz}, 3.5 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ Input Noise Voltage, 9mA Supply Current, Unity-Gain Stable |
| LT6200 | 165MHz, Rail-to-Rail Input and Output, $0.95 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ Low Noise, Op Amp Family | Low Noise, Low Distortion, Unity-Gain Stable |


[^0]:    Notes: Conversion Period (SDR) = tcNV_MIN + $\mathrm{t}_{\text {CONV_MAX }}+\left(128 /\left(\right.\right.$ Lanes $\left.\left.\bullet \mathrm{f}_{\text {SCK }}\right)\right)$
    Conversion Period (DDR) $=$ t $_{\text {CNv_min }}+$ t $_{\text {Conv_max }}+\left(64 /\left(\right.\right.$ Lanes $\left.\left.\bullet \mathrm{f}_{\text {SCK }}\right)\right)$
    Conversion Frequency $=1 /$ Conversion Period
    SCK Cycles (SDR) = 128/Lanes
    SCK Cycles (DDR) $=64 /$ Lanes

